Kontaktujte nás | Jazyk: čeština English
dc.title | LDPC binary vectors coding enhances transmissions and memories reliability | en |
dc.contributor.author | Knot, Tomáš | |
dc.contributor.author | Vlček, Karel | |
dc.relation.ispartof | Advances in Intelligent Systems and Computing | |
dc.identifier.issn | 2194-5357 Scopus Sources, Sherpa/RoMEO, JCR | |
dc.identifier.isbn | 978-3-319-57263-5 | |
dc.date.issued | 2017 | |
utb.relation.volume | 574 | |
dc.citation.spage | 434 | |
dc.citation.epage | 443 | |
dc.event.title | 6th Computer Science On-line Conference, CSOC 2017 | |
dc.event.sdate | 2017-04-26 | |
dc.event.edate | 2017-04-29 | |
dc.type | conferenceObject | |
dc.language.iso | en | |
dc.publisher | Springer Verlag | |
dc.identifier.doi | 10.1007/978-3-319-57264-2_43 | |
dc.relation.uri | https://link.springer.com/chapter/10.1007/978-3-319-57264-2_43 | |
dc.subject | 3D design | en |
dc.subject | GALS | en |
dc.subject | HW/SW Co-design | en |
dc.subject | IP | en |
dc.subject | MEMS | en |
dc.subject | OOP | en |
dc.subject | Register transfer language | en |
dc.subject | SoC | en |
dc.subject | System design | en |
dc.subject | SystemC – AMS | en |
dc.subject | Verilog | en |
dc.subject | VHDL | en |
dc.description.abstract | The paper interests in the research and implementation of memory coded information by modulation with highly effective concatenated codes, represented by LDPC (Low Density Parity Check) codes. Parameters optimization of coding is solved with respect to its implementation by semicustom integrated circuit of gate array and highly effective ARM processor created as SoC (System on Chip). Vendors offer a lot of types programmable circuits and software environments for this technique now. Basic modelling technique is model creation and simulation special architectures described by modeling in C/C++, and SystemC languages. The basic idea – the instruction set extension of the ARM processor – is realized by freely programmable gates as special “data flow” controlled execution unit and additional instruction decoder. © Springer International Publishing AG 2017. | en |
utb.faculty | Faculty of Applied Informatics | |
dc.identifier.uri | http://hdl.handle.net/10563/1007385 | |
utb.identifier.obdid | 43877879 | |
utb.identifier.scopus | 2-s2.0-85018716785 | |
utb.identifier.wok | 000405339200043 | |
utb.source | d-scopus | |
dc.date.accessioned | 2017-09-08T12:14:49Z | |
dc.date.available | 2017-09-08T12:14:49Z | |
dc.description.sponsorship | Cebia - Tech Research Centre of Czech Republic [CZ.1.05/2.1.00/03.0089] | |
utb.contributor.internalauthor | Knot, Tomáš | |
utb.contributor.internalauthor | Vlček, Karel | |
utb.fulltext.affiliation | Tomas Knot, Karel Vlcek Faculty of Applied Informatics, Tomas Bata University in Zlin, Nad Stranemi 4511, Zlín, Czech Republic {knot,vlcek}@fai.utb.cz | |
utb.fulltext.dates | - | |
utb.fulltext.faculty | Faculty of Applied Informatics | |
utb.fulltext.faculty | Faculty of Applied Informatics |