Contact Us | Language: čeština English
Title: | LDPC binary vectors coding enhances transmissions and memories reliability |
Author: | Knot, Tomáš; Vlček, Karel |
Document type: | Conference paper (English) |
Source document: | Advances in Intelligent Systems and Computing. 2017, vol. 574, p. 434-443 |
ISSN: | 2194-5357 (Sherpa/RoMEO, JCR) |
ISBN: | 978-3-319-57263-5 |
DOI: | https://doi.org/10.1007/978-3-319-57264-2_43 |
Abstract: | The paper interests in the research and implementation of memory coded information by modulation with highly effective concatenated codes, represented by LDPC (Low Density Parity Check) codes. Parameters optimization of coding is solved with respect to its implementation by semicustom integrated circuit of gate array and highly effective ARM processor created as SoC (System on Chip). Vendors offer a lot of types programmable circuits and software environments for this technique now. Basic modelling technique is model creation and simulation special architectures described by modeling in C/C++, and SystemC languages. The basic idea – the instruction set extension of the ARM processor – is realized by freely programmable gates as special “data flow” controlled execution unit and additional instruction decoder. © Springer International Publishing AG 2017. |
Full text: | https://link.springer.com/chapter/10.1007/978-3-319-57264-2_43 |
Show full item record |